#### CS F342 COMPUTER ARCHITECTURE

#### ASSIGNMENT 1

Implement 5-stage pipelined processor in Verilog. This processor supports load (lw), store (sw), or immediate (ori), load upper immediate (lui), multiply (mul) and jump to register (jr) instructions only. The processor should implement forwarding to resolve data hazards. The processor has Reset, CLK as inputs and no outputs. The processor has instruction fetch unit, decode, reg read (with 32 32-bit registers), execution, memory and writeback units. The processor also contains four pipelined registers IF/ID, ID/EX, EX/MEM and MEM/WB registers are initialized to 0, the instruction memory and register file get loaded by predefined values.

When the instruction unit starts fetching the first instruction the pipelined registers contain unknown values. When the second instruction is being fetched in the IF unit, the IF/ID register will hold the instruction code for the first instruction. When the third instruction is being fetched by the IF unit, the IF/ID register contains the instruction code of the second instruction, the ID/EX register contains information related to the first instruction and so on. (Assume a 32-bit PC. Also Assume Address and Data size as 32-bit).

The instruction and its 32-bit instruction format are shown below:

**Iw destinationReg, offset [sourceReg]** (Sign extends data specified in instruction field (15:0) to 32-bits, add it with register specified by register number in rs field and store the data corresponding to the memory location defined by the calculated address in the rt register. Opcode for lw is 100011).

lw R1, R11, #12

| op             | rs             | rt             | offset         |
|----------------|----------------|----------------|----------------|
| 6 bits (31-26) | 5-bits (25-21) | 5-bits (20-16) | 16-bits (15-0) |

Address-10001101 01100001 00000000 00001100

**sw sourceReg, offset [destinationReg]** (Signextends data specified in instruction field (15:0) to 32-bits, add it with register specified by register number in rs field. Opcode for sw is 101011).

sw R4, 4[R5]

| op             | rs             | rt             | offset         |
|----------------|----------------|----------------|----------------|
| 6 bits (31-26) | 5-bits (25-21) | 5-bits (20-16) | 16-bits (15-0) |

10101101 00001010 00000000 00000100

#### 10101100 100 00101 00000000 00000100

**lui destinationReg, sourceReg, immediate** (loads the highest 16 bits of the register rt with a constant (immediate value), and clears the lowest 16 bits to zeros. Opcode for lui is 001111.)

lui R2, R8, #8

| op             | rs             | rt             | immediate      |
|----------------|----------------|----------------|----------------|
| 6 bits (31-26) | 5-bits (25-21) | 5-bits (20-16) | 16-bits (15-0) |

Address-00111101 00000010 00000000 00001000

**ori destinationReg, sourceReg, immediate** (Sign extends data specified in instruction field (15:0) to 32-bits, or it with register specified by register number in rs field. And store the result in rt. Opcode for ori is 001110).

| op             | rs             | rt             | immediate      |
|----------------|----------------|----------------|----------------|
| 6 bits (31-26) | 5-bits (25-21) | 5-bits (20-16) | 16-bits (15-0) |

**mul destinationReg, sourceReg, targetReg** (Performs signed multiplication between targetReg and sourceReg. After this operation, result should be stored in destinationReg. Opcode for mul is 011010).

mul R2, R1, R8 mul R6, R6, R6

| op             | rs             | rt             | rd             | shamt         | funct        |
|----------------|----------------|----------------|----------------|---------------|--------------|
| 6 bits (31-26) | 5-bits (25-21) | 5-bits (20-16) | 5-bits (15-11) | 5-bits (10-6) | 6-bits (5-0) |

01101000 00101000 00010000 00000000

01101000 11000110 00110000 00000000

**jr sourceReg** (Jumps to an address stored in register rs. Opcode for j is 000010, take funct to bits as 001000).

jr R12

| op             | rs             | rt             | rd             | shamt         | funct        |
|----------------|----------------|----------------|----------------|---------------|--------------|
| 6 bits (31-26) | 5-bits (25-21) | 5-bits (20-16) | 5-bits (15-11) | 5-bits (10-6) | 6-bits (5-0) |

00001001 10000000 00000000 00001000

Assume the register file contains 32 registers (R0-R31) each register can hold 32-bit data. On reset, PC and all register file registers should get initialized to 0. Ensure r0 is always zero. Each

location in DMEM has 8-bit data. So, to store a 32-bit value, you need 4 locations in the DMEM, stored in big-endian format. Also ensure that on reset, the instruction memory gets initialized with the following instructions, starting at address 0:

```
lw R1, R11, #12
lui R2, R8, #8
mul R2, R1, R8
jr R12
mul R6, R6, R6
L1: sw R4, 4[R5]
```

The above code should run correctly on the processor implementation. Ensure that you handle the data hazards present, if any.

A partial block level representation of the 5-stage pipelined processor is shown below. Please note that for registerfile implementation, write should be on the positive edge and read should be on the negative edge of the clock. Write operation depends on the control signal.



As part of the assignment three files should be submitted in a zipped folder.

- 1. PDF version of this Document with all the Questions below answered with file name as **IDNO NAME.pdf.**
- 2. Design Verilog Files for all the Sub-modules (instruction fetch, Register file, forwarding unit).
- 3. Design Verilog file for the main processor.

The name of the zipped folder should be in the format IDNO NAME.zip

NAME: Yashi Malik ID No: 2021A3PS3056G

## **Questions Related to Assignment**

1. Draw the complete Datapath and show control signals of the 5-stage pipelined processor. A sample Datapath for 5-stage pipelined MIPS processor has been discussed in class. A ppt named Assignmenthelp.ppt contains this 5-stage processor and is uploaded in CMS. You can modify this according to your specification.



# 2. List the control signals used and also the values of control signals for different instructions in a tabular format as follows:

Answer:

| Inst | Control Signals |        |                  |                                      |                             |                 |                   |                                   |                  |  |
|------|-----------------|--------|------------------|--------------------------------------|-----------------------------|-----------------|-------------------|-----------------------------------|------------------|--|
| ruct | flush           | PC_Src | reg_write<br>_ID | Write_regn<br>um_Src_sel<br>_line_ID | ALU_Src<br>_sel_line<br>_ID | ALU_ct<br>rl_ID | data_wri<br>te_ID | write_D<br>ata_Src<br>_mux_I<br>D | data_read_I<br>D |  |
| lw   | 0               | 0      | 1                | 0                                    | 1                           | 4'b0001         | 0                 | 1                                 | 1                |  |
| sw   | 0               | 0      | 0                | 1'bx                                 | 1                           | 4'b0001         | 1                 | 1'bx                              | 0                |  |
| lui  | 0               | 0      | 1                | 0                                    | 1                           | 4'b0010         | 0                 | 0                                 | 0                |  |
| ori  | 0               | 0      | 1                | 0                                    | 1                           | 4'b0010         | 0                 | 0                                 | 0                |  |
| jr   | 1               | 1      | 0                | 0                                    | 0                           | 4'b0000         | 0                 | 0                                 | 0                |  |
| mul  | 0               | 0      | 1                | 1                                    | 0                           | 4'b0011         | 0                 | 0                                 | 0                |  |

3. In a program, there are 25% load instructions, 1/x of which are immediately followed by an instruction that uses a result, requiring a stall. 10% are stores. 50% are R-type. 10% are branch, 1/y of which are taken. 5% are jumps. What is the average CPI of this program? If the number of instructions are 10^9, and the clock cycle is 100 ps, how much time does a MIPS single cycle pipelined processor take to execute all instructions? Assume the processor always predicts branch not-taken.

Where x, y, z are related to last 3 digits of your ID No.

If ID number: 
$$20XXXXXXABCG$$
, then  $x = (A \% 8) + 1$ ,  $y = ((B + 2) \% 8) + 1$ , and  $z = ((C + 3) \% 8) + 1$ .

Answer: last 3 digits-056

$$x=1, y=8, z=2$$

Assuming the correct target for Jump and Branch instructions are determined in the execute stage.

$$CPI = 1 + (0.25*1*1) + (0.1*0.125*2) + (0.05*2)$$

$$CPI = 1.375$$

Execution time = CPI \* Cycle time \* No. of Instructions

 $= 1.375*100ps*10^9$ 

Execution time = 0.1375 seconds

4. Implement the Instruction Fetch block. Copy the <u>image</u> of Verilog code of the Instruction fetch block here



```
32  end
33  |
34  always @(*) begin
35  PC_IF <= PC;
36  end
37  |
38  |
39  endmodule
40  |
```

5. Implement the Instruction Decode block. Copy the <u>image</u> of Verilog code of the Instruction decode block here

```
Project Summary × MIPS_processor.v × Instruction_Fetch.v ×
```

C:/comparch1/assignment/assignment.srcs/sources\_1/new/MIPS\_processor.v

```
61 // ID Unit
62
64
65 | //sel_lines_IF.....
66 / //PC Src not going further but comes from control unit
67
68 | //sel_lines_ID.....
69 △ //reg write.
70 wire reg_write_ID;
                    //Comes directly form CU
71 | wire reg_write_EX;
72 wire req write MEM;
73 wire reg_write_WB;
                     //USED
74
75 🖯 //sel lines_EX.....
76 /Write_regnum_Src_sel_line
77 | wire Write_regnum_Src_sel_line_ID; //Comes directly form CU
78 wire Write_regnum_Src_sel_line_EX; //USED
79
80 //ALU_Src_sel_line_EX
81 wire ALU_Src_sel_line_ID; //Comes directly form CU
82 wire ALU_Src_sel_line_EX; //USED
83
84 //ALU ctrl EX
85 wire [3:0] ALU ctrl ID; //Comes directly form CU
86 | wire [3:0]ALU_ctrl_EX; //USED
87
88
89 🖯 //sel_lines MEM....
90 🖒 //data write MEM
91 wire data_write_ID; //Comes directly form CU
```

```
92 | wire data write EX;
 93
                               //USED
      wire data write MEM;
 94
 95 / //sel lines_WB.....
 96 wire write_Data_Src_mux_ID; //Comes directly form CU
 97 wire write_Data_Src_mux_EX;
 98 | wire write_Data_Src_mux_MEM;
 99 wire write Data Src mux WB; //USED
102 △ //Wires ip/op ID
103 wire [25:0]ip_Sign_ext_offset_ID_25;
104 | wire [27:0]op_Sign_ext_offset_ID_25;
105 //Wires op ID
106 wire [31:0]Write Data WB;
107
108 wire [31:0]op_Sign_ext_offset_ID_15;
109 wire [31:0]Read_Data_1_ID;
110 wire [31:0]Read_Data_2_ID;
111
112 assign ip_Sign_ext_offset_ID_25 ={Rs_ID,Rt_ID,ip_Sign_ext_offset_ID_15[15:0]};
113 | // sign extention blk 15->31
114 | Sign_ext_blk_15 Sign_ext_blk_15 (ip_Sign_ext_offset_ID_15,op_Sign_ext_offset_ID_15);
115 // Register file instantiation
116 | wire[4:0] Reg_write_num_WB;
117 wire [31:0] Final_Write_Data; //Coming form Set_less_than_Writing_mitigation_mux.
118 Pagister_file_block Register_file_inst(clk,reset,Rs_ID,Rt_ID,Reg_write_num_WB,
               Final_Write_Data,reg_write_WB,Read_Data 1 ID,Read Data 2 ID);
119 🖨
120 | //jr
121 wire [31:0] PC_jump_ID_Im, PC_jump_ID_reg;
122 | wire PC_jump_ID_select;
    assign PC_jump_ID_select=(Instruction_Code_ID[31:26]==6'b000010)?1:0;
124 assign PC_jump_ID_reg=Read_Data_1_ID;
125
     //...instantiating Sign_ext_blk_25
127 Sign_ext_blk_2S Sign_ext_blk_25_inst (ip_Sign_ext_offset_ID_25, op_Sign_ext_offset_ID_25);
128 assign PC_jump_ID_Im ={PC_MSB_ID, op_Sign_ext_offset_ID_25};// appending to get PC if Jump present
129 //for choosing what to write if set less than instruction is there in WB
130 mux2_1 #(32) PC_jump_mux(PC_jump_ID_Im, PC_jump_ID_reg, PC_jump_ID_select, PC_jump_ID);
131 wire Set_Less_than_inst_ID;
     wire Set Less than inst EX;
wire Set Less than inst MEM;
132
134
     wire Set_Less_than_inst_WB;
136 wire data_read_ID;
137 | wire data read EX;
138 wire data_read_MEM;
139
     // Control_Unit instantiation
141 © Control_Unit Control_Unit_inst(Instruction_Code_ID[31:26],reg_write_ID,Write_regnum_Src_sel_line_ID,
                             ALU Src_sel line ID, ALU ctrl ID, data write ID, write Data Src mux ID, PC Src, flush, Set Less than inst_ID, data_read_ID);
```

#### 6. Determine the condition that can be used to detect data hazard?

#### Answer:

1. First is when there is a jump, we have to flush the IF-ID\_reg that will come in it in the nxt cycle after the Jump instruction is identified in the decode stage, this happens as currently the PC+4 is stored in the PC\_reg which is pointing towards the PC+4 location in the Instruction\_Memory and as soon as the Clock edge comes this wrong instruction gets stored in the IF-ID\_reg which is an Hazard,

hence we need to flush it so as to pass one NOP when there is a jump detected in the decoding

2.When there is a RAW dependency we need to forward if Write\_Reg\_Num\_MEM = Rs / Rt from the EX/Mem reg also known as Execution hazard similarly if we are not forwarding from the EX/Mem reg and if Write\_Reg\_Num\_WB = Rs / Rt we need to forward the data from MEM/WB reg as it was a memory hazard, here we need to take care that we forward from EX stage if both Ex or MEM hazard are present as the value of current instruction should get the latest updating value. equations shown in the code of forwarding block

7. Implement the Register File and copy the image of Verilog code of Register file unit here.



```
32
     Register file[3]<='h00;
33
     Register file[4] <= 'h00;
     Register file[5]<='h00;
34
35
     Register file[6]<='h00;
     Register file[7] <= 'h00;
36
     Register file[8]<='h00;
37
     Register file[9] <= 'h00;
38
     Register file[10] <= 'h00;
39
40
     Register file[11] <= 'h00;
     Register file[12] <= 'h14;
41
42
     Register file[13] <= 'h00;
43
     Register file[14]<='h00;
44
     Register file[15] <= 'h00;
45
     Register file[16] <= 'h00;
     Register file[17] <= 'h00;
46
     Register file[18] <= 'h00;
47
     Register file[19] <= 'h00;
48
     Register file[20] <= 'h00;
49
50
     Register file[21] <= 'h00;
     Register file[22] <= 'h00;
51
52
     Register file[23] <= 'h00;
53
     Register file[24] <= 'h00;
54
     Register file[25] <= 'h00;
55
     Register file[26] <= 'h00;
     Register file[27] <= 'h00;
56
     Register file[28] <= 'h00;
57
58
     Register file[29] <= 'h00;
     Register file[30] <= 'h00;
59
     Register file[31] <= 'h00;
60
```

```
62 🖒 end
63 | //Read Logic (can be done asynchronously)
64 | assign Read_Data_1 = Register_file[Read_reg_number_1];
65    assign Read_Data_2 = Register_file[Read_reg_number_2];
66 !
67 / //Write Logic (should be synchronous)
68 always @(negedge clk) begin //writes on negative edge
69 

if (reg_write)
70 🖯
       begin
71 🖯
        if(Write_reg_number==0)
72
          Register_file[Write_reg_number]=0;
73 ¦
74 🖨
          Register_file[Write_reg_number]=Write_Data;
75 🖨
76
77 🖨 end
78
79 endmodule
80
```

8. Implement the forwarding unit and copy the <u>image</u> of Verilog code of forwarding unit here.

```
Project Summary × MIPS_processor.v × Instruction_Fetch.v × Register_file_block.v × Forwarding_Unit.v
C:/comparch1/assignment/assignment.srcs/sources_1/new/Forwarding_Unit.v
 1 module Forwarding Unit (
         input [4:0]Rs_EX,
         input [4:0]Rt_EX,
        input [4:0] Reg write num MEM,
 5
        input [4:0]Reg_write_num_WB,
        input
                  reg_write_MEM,
                  reg_write_WB,
 8
        output reg [1:0] Forward_Rs,
 9
        output reg [1:0]Forward_Rt
10 );
11
     //Execution and Mem Hazard for Rs
12 🖯 always @(*)
13 🖟 begin
        if((reg_write_MEM==1)&(Reg_write_num_MEM!=0)&(Reg_write_num_MEM==Rs_EX))
14 ⊖
                                                                              //Froward from EX-Mem reg
15
        Forward_Rs <= 2'b01;
16
17 🖨
      begin
18 🖨
           if((reg_write_WB==1)&(Reg_write_num_WB!=0)&(Reg_write_num_WB==Rs_EX)) //Froward from Mem-WB_reg
19
            Forward_Rs <= 2'b10;
20
21 🖨
           Forward Rs <= 2'b00; // No forwading needed
22 🖨
23
24 🖒 end
25 //Execution and Mem Hazard for Rt
26 always @(*)
27 🖯 begin
28 🖨
        if((reg_write_MEM==1)&(Reg_write_num_MEM!=0)&(Reg_write_num_MEM==Rt_EX)) //Froward from EX-Mem_reg
29
         Forward_Rt <= 2'b01;
30
31 🖯
        begin
32 🖨
            if((reg_write_WB==1)&(Reg_write_num_WB!=0)&(Reg_write_num_WB==Rt_EX)) //Froward from Mem-WB_reg
33
            Forward_Rt <= 2'b10;
34
            else
            Forward_Rt <= 2'b00; // No forwading needed
35 🖨
36 🖨
37 🖨 end
38 🖨 endmodule
39
```

9. Implement a complete processor in Verilog (using all the Datapath blocks). Copy the <u>image</u> of Verilog code of the processor here. (Use comments to describe your Verilog implementation)

```
Project Summary × MIPS_processor.v × Instruction_Fetch.v × Register_file_block.v × Forwarding_Unit.v
C:/comparch1/assignment/assignment.srcs/sources_1/new/MIPS_processor.v
Q 🗎 ← → 🐰 🖹 🖺 🗡 // 🖩 👨 ♀
   1 processor
  3
              input clk.
  4
              input reset
  5 );
  6
  7 🖟 // IF Unit
  8 @ //wires_op_IF
  9 wire PC_Src;//will come from control unit->Instruction Fetch unit present in decode stage directly
      wire [31:0] PC_jump_ID; ///will IF -> IF/ID reg -> ID -> ID/Ex reg -> Ex -> Instruction Fetch unit
 11
 12 | wire [3:0] PC_MSB_ID;
 13
        wire [3:0] PC_MSB_IF;
 14
       wire [3:0] PC MSB EX;
 15
 16
        wire [31:0] Instruction_Code_IF;
 17
       wire [31:0]PC IF;
 18
 19
        wire stall_flush; // comes as an output of the stalling unit
 20
 21
 22
 23 Instruction_Fetch Instruction_Fetch_inst (clk,reset,stall_flush,PC_jump_ID,PC_Src,Instruction_Code_IF,PC_IF);
 24
 25
        assign PC_MSB_IF = PC_IF[31:28];
 26
 27
 29
 30 ♠ //IF/ID reg (Stores Instruction code, PC(MSB-4 bits))
 31
    wire [31:0] Instruction_Code_ID ;
wire [4:0]Rd_ID;
wire [4:0]Rs_ID;
wire [4:0]Rt_ID;
   wire [15:0]ip_Sign_ext_offset_ID_15;
    // Flushing unit ip vire
wire flush; // ve'll have to flush the IF/ID_reg to pass a Nop in system insteading of passing the instruction currently that vill come in IF-ID_reg as PC has Stored PC+4 in the PC reg
    IF_ID_reg_block IF_ID_reg_block_inst(clk,reset,stall_flush,flush,Instruction_Code_IF,FC_MSB_IF,FC_MSB_ID,Rd_ID,Rs_ID,Rt_ID,ip_Sign_ext_offset_ID_15,Instruction_Code_ID);
    //lui
wire [31:0] final_write_value_for_lui_ID;
reg [31:0] final_write_value_for_lui_EX, final_write_value_for_lui_MEM, final_write_value_for_lui_WB;
reg [5:0] lui_opcode_EX, lui_opcode_MEM, lui_opcode_MEB;
    assign final_write_value_for_lui_ID={Instruction_Code_ID [15:0], 16'b0};
50 | assign final_write_value_for_lui_ID=(Instruction_code_ID [15
51 | always & [gooedge clk] begin
52 | final_write_value_for_lui_EX<br/>53 | final_write_value_for_lui_EX<br/>54 | final_write_value_for_lui_MEX<br/>55 | lui_opcode_EXX=Instruction_code_ID [31:26];
55 | lui_opcode_EXX=Instruction_code_ID [31:26];
57 | lui_opcode_EXX=Lui_opcode_EXX<br/>58 | lui_opcode_EXX=Lui_opcode_EXX=Lui_opcode_EXX<br/>59 | lui_opcode_EXX=Lui_opcode_EXX<br/>50 | lui_opcode_EXX=Lui_opcode_EXX;
```

```
62
     63
 64
 65 | //sel_lines_IF.....
 66 / //PC Src not going further but comes from control unit
 67
 68
     //sel lines ID....
 69 △ //reg write.
 70 wire reg_write_ID;
                            //Comes directly form CU
 71 | wire reg_write_EX;
 72 wire reg_write_MEM;
 73
                            //USED
     wire reg_write_WB;
 74
 75 🖯 //sel lines EX.....
 76 / //Write_regnum_Src_sel_line
 77 wire Write_regnum_Src_sel_line_ID; //Comes directly form CU
 78
     wire Write_regnum_Src_sel_line_EX; //USED
 79
 80 | //ALU Src sel line EX
 81 wire ALU_Src_sel_line_ID; //Comes directly form CU
 82
     wire ALU_Src_sel_line_EX; //USED
 83
 84 //ALU ctrl EX
 85 wire [3:0]ALU_ctrl_ID; //Comes directly form CU
 86 | wire [3:0]ALU_ctrl_EX; //USED
 87
 88
 89 🖯 //sel_lines_MEM....
 90 🖒 //data write MEM
 91 wire data_write_ID; //Comes directly form CU
 92 wire data_write_EX;
93 wire data_write_MEM;
                     //USED
    //sel_lines_WB.....
   wire write Data Src mux ID; //Comes directly form CU
 97
    wire write_Data_Src_mux_EX;
 98 wire write_Data_Src_mux_MEM;
 99 wire write_Data_Src_mux_WB; //USED
102 △ //Wires ip/op ID
103 wire [25:0]ip_Sign_ext_offset_ID_25;
104 | wire [27:0]op_Sign_ext_offset_ID_25;
   //Wires op ID
105
106 wire [31:0]Write_Data_WB;
108 wire [31:0]op_Sign_ext_offset_ID_15;
109 wire [31:0]Read_Data_1_ID;
110 | wire [31:0]Read_Data_2_ID;
111
assign ip_Sign_ext_offset_ID_25 ={Rs_ID,Rt_ID,ip_Sign_ext_offset_ID_15[15:0]};
113
    // sign extention blk 15->31
114 Sign_ext_blk_15 Sign_ext_blk_15 (ip_Sign_ext_offset_ID_15,op_Sign_ext_offset_ID_15);
115
    // Register file instantiation
116 | wire[4:0] Reg_write_num_WB;
117 wire [31:0]Final_Write_Data; //Coming form Set_less_than_Writing_mitigation_mux.
118 Pagister_file_block Register_file_inst(clk,reset,Rs_ID,Rt_ID,Reg_write_num_WB,
119 🖨
                                  Final_Write_Data,reg_write_WB,Read_Data_1_ID,Read_Data_2_ID);
120
121 wire [31:0] PC_jump_ID_Im, PC_jump_ID_reg;
```

```
wire PC_jump_ID_select;
            assign PC_jump_ID_select=(Instruction_Code_ID[31:26]==6'b000010)?1:0; assign PC_jump_ID_reg=Read_Data_1_ID;
   125
             //...instantiating Sign_ext_blk_25
            Sign ext blk 25 Sign ext blk 25 linst (ip Sign ext offset ID 25,op Sign ext offset ID 25);
assign PC jump ID Im ={PC MSB ID,op Sign_ext offset ID 25};// appending to get PC if Jump present
//for choosing what to write if set less than instruction is there in WB
   127
  128
            //for choosing what to write if set less than instruction is there in WB mux2_1 #(32) PC_jump_mux(PC_jump_ID_Im, PC_jump_ID_reg, PC_jump_ID_select, PC_jump_ID);
   129
   130
   131 wire Set_Less_than_inst_ID;
             wire Set_Less_than_inst_EX;
   132
             wire Set_Less_than_inst_MEM;
   134
             wire Set_Less_than_inst_WB;
   136 wire data_read_ID;
137 wire data_read_EX;
138 wire data_read_MEM;
             // Control_Unit instantiation
   141 © Control_Unit Control_Unit_inst(Instruction_Code_ID[31:26],reg_write_ID,Write_regnum_Src_sel_line_ID,
   142 🖒
                                                                   ALU_Src_sel_line_ID,ALU_ctrl_ID,data_write_ID,write_Data_Src_mux_ID,PC_Src,flush,Set_Less_than_inst_ID,data_read_ID);
   143
   145
   146 //ID/EX reg (Stores Read_Data_1,Read_Data_2,op_Sign_ext_offset_ID,Rs_ID,Rt_ID,Rd_ID)
  147 wire [31:0]Read_Data_1_EX;
148 wire [31:0]Read_Data_2_EX;
149 wire [31:0]op_Sign_ext_offset_EX_15;
150 wire [4:0]Rs_EX;
151 wire [4:0]Rt_EX;
152 wire [4:0]Rd_EX;
 153 |
154 |
155 | wire [5:0]Opcode_ex; // used for checking the Stalling condition as if it were Load inst
156 | //present in the ID-EX_reg and there is a data dependency then we need to Stall the Pipeline for
157 | // One Cycle and also flush the IF-ID_reg of the pipeline to pass a nop
 159 \( // Stalling_Unit \) instantiation
160 \( Stalling_Unit Stalling_Unit inst(Opcode_ex,Rt_EX,Rs_ID,Rt_ID,stall_flush); \)
 160 | Stalling_Unit_Stalling_Unit_inst(Opcode_ex,kt_ex,ne_nt,ne_nt,ne_nt,ne_nt).
161 |
162 | On_EX_reg_block ID_EX_reg_block (clk,reset,stall_flush,Instruction_Code_ID[31:26],data_read_ID_Set_Less_than_inst_ID_reg_write_ID_Write_regnum_Src_sel_line_ID_ALU_Src_sel_line_ID_
163 | ALU_ctrl_ID_data_write_ID_write_Data_src_mux_ID_
164 | Read_Data_I_ID_Read_Data_2_ID_op_Sign_ext_offset_ID_15,Rs_ID_Rt_ID_Rd_ID_PC_MSB_ID_Opcode_ex_data_read_EX_Set_Less_than_inst_EX_
165 | reg_write_EX_Write_regnum_Src_sel_line_EX_ALU_src_sel_line_EX_ALU_ctrl_EX_data_write_EX_write_Data_Src_mux_EX_
166 | Read_Data_1_EX_Read_Data_2_EX_op_Sign_ext_offset_EX_15,Rs_EX_Re_EX_RC_MSB_EX_);
167
  172 0 //wires_Ip_EX
173 | wire [31:0]ALU_inp_1 ;
174 | wire [31:0]ALU_inp_2 ;
                                              // comes from output of Forward_Rs_data_Mux
// coes from output of ALU_Src_mux
       //wires_Op_EX
wire [31:0]ALU_result;
        wire STL EX;
        wire [4:0]Reg_write_num_EX;
   181 \bigcirc //assign ALU_inp_1=Read_Data_1_EX; not needed now
```

```
182
183 \(\hat{\text{\text{--}}}\) //wires op from forwarding unit
184 wire [1:0] Forward Rs;
185 | wire [1:0] Forward Rt;
186 wire [31:0] forward from mem;
187
       wire [31:0]ALU_result_MEM;
188
189
       wire [31:0]ALU_Src_mux_Input_1; // comes from output of Forward_Rt_data_Mux
190
       //...instantiating Forward Rs data Mux for ALU inp 1
191
       mux3_1 #(32) Forward_Rs_data_Mux (Read_Data_1_EX,forward_from_mem,Final_Write_Data,Forward_Rs,ALU_inp_1);
192
193
       //...instantiating Forward Rt data Mux for ALU inp 2
194 mux3_1 f(32) Forward_Rt_data_Mux (Read_Data_2_EX,forward_from_mem,Final_Write_Data,Forward_Rt,ALU_Src_mux_Input_1);
195
196
       //...inastantiating ALU Src mux
197 | mux2_1 #(32) ALU_Src_mux (ALU_Src_mux_Input_1,op_Sign_ext_offset_EX_15,ALU_Src_sel_line_EX,ALU_inp_2);
199
200 🖨 //...Instantiating Write_regnum_Src_mux
201 mux2_1 #(5) Write_regnum_Src_mux (Rt_EX,Rd_EX,Write_regnum_Src_sel_line_EX,Reg_write_num_EX);
202
203 //...Instantiating ALU Assignment
204 ALU_Assignment ALU_Assignment(ALU_inp_1,ALU_inp_2,ALU_ctrl_EX,STL_EX,ALU_result);
205
207
208 \(\hat{\tex}\) //EX-MEM reg
209
210 wire [31:0]Datamem_Read_Data_MEM ;
211 wire [7:0]Adderess_Datamem;
212 wire [31:0]Write_Data_Datamem;
213 wire [4:0] Reg_write_num_MEM;
214 wire STL_MEM;
215
218 🖶 EX MEM req block EX MEM req block inst (clk, reset, data read EX, Set Less than inst EX, ALU result, Read Data 2 EX, Req write num EX, STL EX, req write EX,
224
227 © Forwarding_Unit Forwarding_Unit_inst (Rs_EX,Rt_EX,Reg_write_num_MEM,Reg_write_num_MEM, reg_write_MEM,reg_write_ME,Forward_Rs,Forward_Rt);
 232 \(\Delta\) //Wires Ip MEM
233 | assign Adderess_Datamem= ALU_result_MEM [7:0] ;
234 |
237 mux2 1 #(32) forward from mem inst (ALU result MEM, Datamem Read Data MEM, data read MEM, forward from mem);
      Data_memory_Data_memory_inst (clk,reset,data_read_MEM,Adderess_Datamem,Adderess_Datamem,Write_Data_Datamem,data_write_MEM,Datamem_Read_Data_MEM);
240
242 //Wires_Op_MEM
243 wire[31:0] Write_regfile_Source_1;
244 wire[31:0] Write_regfile_Source_2;
HEM_WB_reg_block MEM_WB_reg_block_inst(clk,reset,Set_Less_than_inst_MEM,reg_write_MEM,write_Data_Src_mux_MEM,ALU_result_MEM,Datamem_Read_Data_MEM,Reg_write_num_MEM,STL_MEM,Set_Less_than_inst_WB,

Write_regfile_Source_1,Write_regfile_Source_2, Reg_write_num_WB,STL_WB,reg_write_NB,write_Data_Src_mux_WB);
mux2_1 #(32) Write_Data_Src_mux (Write_regfile_Source_1, Write_regfile_Source_2, write_Data_Src_mux_WB, Write_Data_WB);
    //Set_less_than_mitsgetion_code

'/ As if Set_less_than_inst_Wh=0 it should write_Data_MB regardless of the value of STL_MB

wire [31:0] Final_Write_Data_dummy;

mux4_1 f(32) Set_less_than_Mriting_mitigation_mux (Write_Data_MB,Write_Data_MB,32'dU,32'dU,{Set_Less_than_inst_MB,STL_MB},Final_Mrite_Data_dummy);
    assign Final_Write_Data=(lui_opcode_WB==6'b001111)?final_write_value_for_lui_wB:Final_Write_Data_dummy;
```

```
273 module mux2 1 #(parameter n=4)
274 | (input [n-1:0]a, [n-1:0]b,
275 | input s0,
276 | output [n-1:0]out);
277
278 assign out=s0? b: a;
279 🖨 endmodule
280
281
282 module mux3 1 #(parameter n=4)
283
284
    (input [n-1:0]a, b, c,
285 input [1:0]s,
286 | output [n-1:0]out);
287
288 wire [n-1:0]a out,b out,c out;
289 | Gate and 2s #(n) and3 1 (a,~s[0],~s[1],a out);
290 Gate and 2s #(n) and 3 2 (b,s[0],~s[1],b out);
291 | Gate_and_2s #(n) and3_3 (c,~s[0],s[1],c_out);
292
293
     assign out[n-1:0] = a_out | b_out | c_out;
294
295 @ endmodule
296
297 module mux4 1 #(parameter n=4)
298
299 | (input [n-1:0]a, b, c, d,
300 input [1:0]s,
301 | output [n-1:0]out);
302
303 | assign out = s[1]? (s[0]?d:c) : (s[0]?b:a);
```

```
304
305 🖨 endmodule
306 i
307 \( \bar{p} \) module Gate_and_2s \( \bar{parameter n=4} \)
308
309 i
          input [n-1:0]a,
310
          input s0,s1,
311
          output [n-1:0]a out
312
     );
313
314 wire sel;
315
     assign sel=s1&s0;
316
317
     genvar i;
318
319 🖯 generate
320
          for(i=0;i<n;i=i+1)
321
         begin
322
           assign a_out[i]=a[i]&sel;
323
          end
324 🖨 endgenerate
325
326 endmodule
327
```

10. Test the processor design by generating the appropriate clock and reset. Copy the <u>image</u> of your testbench code here.

```
× MIPS_processor.v * × Instruction_Fetch.v
Project Summary
                                                     × Register_file_block.v
                                                                         × Forwarding_Unit.v
                                                                                           × TB_Mips_Datapath.v
C:/comparch1/assignment/assignment.srcs/sim_1/new/TB_Mips_Datapath.v
Q 🔡 ← → 🐰 🖹 🛍 🗡 // 🖩 🙃 🔉
     timescale 1ns/1ps
 2 module TB_Mips_Datapath();
    reg clk;
    reg reset;
    MIPS_processor MIPS_processor_inst(clk,reset);
 8
9 🖯 initial begin
10
        reset=1;
11
        #8 reset=0:
12
        #1 reset=1;
13
14 | #8;
15
16
    //defining clock
17
19 🖯 begin
20
        clk <= 1'b1;
21
        #5;
22
23
        clk <= 1'b0;
24
        #5;
25 🖒 end
26
27 🖨 end
28
29
30 🖨 endmodule
```

# 11. Verify if the register file is getting updated according to the set of instructions (mentioned earlier).

Copy verified **Register file** waveform here (show only the Registers that get updated, CLK, and RESET):



12. What is the total number of cycles needed to issue the program given above on the pipelined MIPS Processor? What is the CPI of the program?

Answer:

Neglecting the initial filting time it takes

1 cycle per instruction, without any

NOP lie. control dependency not present)

But as there is jo we need one

NOP. 80, we have penalty of 
$$\pm$$
.

% jo in the code =  $\pm \times 100 = \frac{100}{6}$ 

New  $\text{CPI} = 1 + \frac{50|3\%}{6} \times \text{penalty}$ 

=  $1 + \pm = \frac{1}{6} = \frac{1 \cdot 1667}{6}$ 

Total number of cycles required=10

13. Make a diagram showing the clock-by-clock execution of each instruction, indicating stalling, forwarding etc wherever necessary.

Answer:

| INSTRUCTION      | Cı | C2 | C <sub>3</sub> | Cy        | C5  | Cc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | C7             | Co    | Ca  | Cio    |
|------------------|----|----|----------------|-----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|-----|--------|
| lw R, , R11, #12 | IF | IJ | EX             | Mum       | WB  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -R             | t for | Non | nder   |
| hi R2, R8, #8    |    | 1F | ID             | EX/       | Man | WB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | H              | nul   |     |        |
| mul R2, R1, R8   |    |    | IF             | ID        | )EX | Mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | WB             |       |     |        |
| jer R12          |    |    |                | <b>JF</b> | ID  | EX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Nem            | wß    |     |        |
| mul R6,R6,R6     |    |    |                |           | IF  | A TOTAL STREET, STREET | rol dep<br>NOP | 2     | (1) | =) flu |
| W Ry, 4[R5]      |    |    |                |           |     | IF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 10             | EX    | Mem | WR     |

# 14. Your design synthesisable? Which target FPGA was used for synthesis?

Answer: Yes Module-By-Module; Zynq-Ultrascale+-ZCU106

# 15. Provide the synthesis report in tabular form (resources consumed)?

|                              | LUT | Registers | Carry 8 | IOB Buffer | Clock Buffer | F7  | F8            |
|------------------------------|-----|-----------|---------|------------|--------------|-----|---------------|
| Instruction Fetch Unit       | 58  | 32        | 4       | 100        | 1            | 0   | 0             |
| IF_ID_reg                    | 20  | 36        | 0       | 107        | 1            | 0   | 0             |
| Register_File                | 72  | 0         | 0       | 113        | 1            | 0   | 0 LUT's as RA |
| Sign_ext_15                  | 0   | 0         | 0       | 48         | 0            | 0   | 0             |
| Sign_ext_25                  | 0   | 0         | 0       | 54         | 0            | 0   | 0             |
| Control_Unit                 | 8   | 0         | 0       | 19         | 0            | 0   | 0             |
| Stalling_Unit                | 3   | 0         | 0       | 17         | 0            | 0   | 0             |
| ID_EX_reg                    | 0   | 264       | 0       | 267        | 1            | 0   | 0             |
| Forward_Rs                   | 4   | 0         | 0       | 18         | 0            | 0   | 0             |
| FDorward_Rt                  | 4   | 0         | 0       | 18         | 0            | 0   | 0             |
| ALU_Src_Mux                  | 2   | 0         | 0       | 13         | 0            | 0   | 0             |
| Write_Reg_Num_Mux            | 2   | 0         | 0       | 13         | 0            | 0   | 0             |
| ALU_Assignment               | 81  | 0         | 6       | 101        | 0            | 0   | 0             |
| EX_MEM_reg                   | 1   | 75        | 0       | 152        | 1            | 0   | 0             |
| Forwarding_Unit              | 14  | 0         | 0       | 26         | 0            | 0   | 0             |
| Data_Memory                  | 656 | 352       | 0       | 79         | 1            | 152 | 48            |
| MEM_WB_reg                   | 1   | 73        | 0       | 148        | 1            | 0   | 0             |
| Write_Data_Src_Mux           | 2   | 0         | 0       | 13         | 0            | 0   | 0             |
| Set_less_than_Mitigation_Mux | 2   | 0         | 0       | 13         | 0            | 0   | 0             |
| Total                        | 930 | 832       | 10      | 1319       | 7            | 152 | 48            |

### **Unrelated Questions**

What were the problems you faced during the implementation of the processor?

Answer: Debugging was difficult

Did you implement the processor on your own? If you took help from someone whose help did you take? Which part of the design did you take help for?

Answer: Yes, I implemented the processor on my own

### **Honor Code Declaration by student:**

- My answers to the above questions are my own work.
- I have not shared the codes/answers written by me with any other students. (I might have helped clear doubts of other students).
- I have not copied other's code/answers to improve my results. (I might have got some doubts cleared from other students).

Name: Yashi Malik Date: 14/4/24

**ID No.:** 2021A3PS3056G